

Silicon Carbide Power MOSFET C3M™ MOSFET Technology N-Channel Enchancement Mode

### **Features**

- C3M<sup>™</sup> SiC MOSFET technology
- Optimized package with separate driver source pin
- 8mm of creepage distance between drain and source
- High blocking voltage with low on-resistance
- High-speed switching with low capacitances
- Fast intrinsic diode with low reverse recovery (Q,,)
- Halogen free, RoHS compliant

### **Benefits**

- Reduce switching losses and minimize gate ringing
- Higher system efficiency
- · Reduce cooling requirements
- Increase power density
- Increase system switching frequency

# **Applications**

- · EV chargers
- Solar inverters
- UPS
- SMPS
- DC/DC converters

## **Package**



| Part Number | Package  | Marking     |
|-------------|----------|-------------|
| C3M0015065K | TO 247-4 | C3M0015065K |

### Maximum Ratings (T<sub>c</sub>=25°C, unless otherwise specified)

| Symbol                | Parameter                                                                       | Value          | Unit         | Note    |
|-----------------------|---------------------------------------------------------------------------------|----------------|--------------|---------|
| V <sub>DSmax</sub>    | Drain - Source Voltage                                                          | 650            | ٧            |         |
| $V_{GSmax}$           | Gate - Source voltage                                                           | -8/+19         | ٧            | Note 1  |
|                       | Continuous Drain Current, $V_{GS}$ = 15 V, $T_{C}$ = 25°C                       |                |              | Fig. 19 |
| l <sub>D</sub>        | Continuous Drain Current, $V_{GS} = 15 \text{ V}$ , $T_C = 100^{\circ}\text{C}$ | 96             | А            | Note 2  |
| I <sub>D(pulse)</sub> | Pulsed Drain Current, Pulse width t <sub>P</sub> limited by T <sub>jmax</sub>   | 418            | А            |         |
| P <sub>D</sub>        | Power Dissipation, T <sub>c</sub> =25°C, T <sub>J</sub> = 175 °C                | 416            | W            | Fig. 20 |
| $T_J$ , $T_stg$       | Operating Junction and Storage Temperature                                      | -40 to<br>+175 | °C           |         |
| T <sub>L</sub>        | Solder Temperature, 1.6mm (0.063") from case for 10s                            | 260            | °C           |         |
| $M_d$                 | Mounting Torque, (M3 or 6-32 screw)                                             | 1<br>8.8       | Nm<br>lbf-in |         |

Note (1): Recommended turn off / turn on gate voltage  $\rm V_{GS}~$  - 4V...0V / +15V Note (2): Package limited to 120 A

# **Electrical Characteristics** $(T_c = 25^{\circ}C \text{ unless otherwise specified})$

| Symbol              | Parameter                                     | Min. | Тур. | Max. | Unit  | Test Conditions                                                                                                                     | Note           |
|---------------------|-----------------------------------------------|------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|
| $V_{(BR)DSS}$       | Drain-Source Breakdown Voltage                | 650  |      |      | V     | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 100 μA                                                                                      |                |
| V                   | Cata Threahald Valtage                        | 1.8  | 2.3  | 3.6  | V     | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 15.5 mA                                                                        | Fig. 11        |
| $V_{GS(th)}$        | Gate Threshold Voltage                        |      | 1.9  |      | V     | $V_{DS} = V_{GS}$ , $I_D = 15.5$ mA, $T_J = 175$ °C                                                                                 |                |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current               |      | 1    | 50   | μΑ    | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V                                                                                      |                |
| I <sub>GSS</sub>    | Gate-Source Leakage Current                   |      | 10   | 250  | nA    | $V_{GS} = 15 \text{ V, } V_{DS} = 0 \text{ V}$                                                                                      |                |
| D                   | Drain-Source On-State Resistance              | 10.5 | 15   | 21   | mΩ    | V <sub>GS</sub> = 15 V, I <sub>D</sub> = 55.8A                                                                                      | Fig. 4, 5,6    |
| R <sub>DS(on)</sub> | Drain-Source on-State Resistance              |      | 20   |      | 11152 | V <sub>GS</sub> = 15 V, I <sub>D</sub> = 55.8A, T <sub>J</sub> = 175°C                                                              |                |
| g <sub>fs</sub>     | Transconductance                              |      | 42   |      | S     | V <sub>DS</sub> = 20 V, I <sub>DS</sub> = 55.8 A                                                                                    | Fig. 7         |
| yıs                 | Transconductance                              |      | 40   |      |       | V <sub>DS</sub> = 20 V, I <sub>DS</sub> = 55.8 A, T <sub>J</sub> = 175°C                                                            | 1 19. 7        |
| C <sub>iss</sub>    | Input Capacitance                             |      | 5011 |      |       |                                                                                                                                     |                |
| $C_{oss}$           | Output Capacitance                            |      | 289  |      | ]     |                                                                                                                                     | Fig. 17,<br>18 |
| $C_{rss}$           | Reverse Transfer Capacitance                  |      | 31   |      | pF    | $V_{GS} = 0 \text{ V, } V_{DS} = 400 \text{ V}$                                                                                     | 10             |
| C <sub>o(er)</sub>  | Effective Output Capacitance (Energy Related) |      | 357  |      | 1     | f = 100 Khz                                                                                                                         | Note: 3        |
| $C_{o(tr)}$         | Effective Output Capacitance (Time Related)   |      | 516  |      | 1     | Vac = 25 mV                                                                                                                         | Note: 3        |
| E <sub>oss</sub>    | C <sub>oss</sub> Stored Energy                |      | 29   |      | μJ    |                                                                                                                                     | Fig. 16        |
| E <sub>on</sub>     | Turn-On Switching Energy (Body Diode)         |      | 401  |      |       | $V_{DS} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}, I_{D} = 55.8 \text{ A},$                                               | Fig. 25        |
| E <sub>OFF</sub>    | Turn Off Switching Energy (Body Diode)        |      | 254  |      | μJ    | $R_{G(ext)}$ = 5 Ω, L= 57.6 μH, $T_J$ = 175°C<br>FWD = Internal Body Diode of MOSFET                                                |                |
| Eon                 | Turn-On Switching Energy (External Diode)     |      | 234  |      |       | $V_{DS} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}, I_{D} = 55.8 \text{ A},$                                               |                |
| E <sub>off</sub>    | Turn Off Switching Energy (External Diode)    |      | 303  |      | μJ    | $R_{G(ext)} = 5 \Omega$ , L= 57.6 $\mu$ H, $T_J = 175$ °C<br>FWD = External SiC DIODE                                               | Fig. 25        |
| t <sub>d(on)</sub>  | Turn-On Delay Time                            |      | 23   |      |       |                                                                                                                                     |                |
| <b>t</b> r          | Rise Time                                     |      | 32   |      | ]     | $V_{DD} = 400 \text{ V}, V_{GS} = -4 \text{ V}/15 \text{ V}$<br>$I_D = 55.8 \text{ A}, R_{G(ext)} = 5 \Omega, L = 57.6 \mu\text{H}$ | Fi 06          |
| t <sub>d(off)</sub> | Turn-Off Delay Time                           |      | 57   |      | ns    | Timing relative to V <sub>DS</sub>                                                                                                  | Fig. 26        |
| t <sub>f</sub>      | Fall Time                                     |      | 15   |      |       |                                                                                                                                     |                |
| $R_{G(int)}$        | Internal Gate Resistance                      |      | 1.5  |      | Ω     | f = 1 MHz, V <sub>AC</sub> = 25 mV                                                                                                  |                |
| $Q_{gs}$            | Gate to Source Charge                         |      | 53   |      |       | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = -4 V/15 V                                                                                | Fig. 12        |
| $Q_{\text{gd}}$     | Gate to Drain Charge                          |      | 58   |      | nC    | I <sub>D</sub> = 55.8 A                                                                                                             |                |
| Qg                  | Total Gate Charge                             |      | 188  |      |       | Per IEC60747-8-4 pg 21                                                                                                              |                |

Note (3):  $C_{o(er)}$ , a lumped capacitance that gives same stored energy as Coss while Vds is rising from 0 to 400V  $C_{o(tr)}$ , a lumped capacitance that gives same charging time as Coss while Vds is rising from 0 to 400V

3

# **Reverse Diode Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise specified)

| Symbol                | Parameter                        | Тур.                            | Max. | Unit | Test Conditions                                                                                                         | Note    |
|-----------------------|----------------------------------|---------------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------|---------|
| $V_{\mathtt{SD}}$     | V Biodo Formund Voltorio         | 4.7                             |      | ٧    | V <sub>GS</sub> = -4 V, I <sub>SD</sub> = 27.9 A, T <sub>J</sub> = 25 °C                                                | Fig. 8, |
| <b>V</b> SD           | Diode Forward Voltage            | 4.2 V V <sub>GS</sub> = -4 V, I |      | ٧    | V <sub>GS</sub> = -4 V, I <sub>SD</sub> = 27.9 A, T <sub>J</sub> = 175 °C                                               | 9,10    |
| Is                    | Continuous Diode Forward Current |                                 | 79   | Α    | $V_{GS} = -4 \text{ V, } T_C = 25^{\circ}\text{C}$                                                                      |         |
| I <sub>S, pulse</sub> | Diode pulse Current              |                                 | 223  | Α    | $V_{GS}$ = -4 V, pulse width $t_P$ limited by $T_{jmax}$                                                                |         |
| t <sub>rr</sub>       | Reverse Recover time             | 22                              |      | ns   |                                                                                                                         |         |
| Q <sub>rr</sub>       | Reverse Recovery Charge          | 510                             |      | nC   | $V_{\rm GS}$ = -4 V, $I_{\rm SD}$ = 55.8 A, $V_{\rm R}$ = 400 V dif/dt = 4000 A/ $\mu$ s, $T_{\rm J}$ = 175 °C          |         |
| I <sub>rrm</sub>      | Peak Reverse Recovery Current    | 39                              |      | Α    |                                                                                                                         |         |
| t <sub>rr</sub>       | Reverse Recover time             | 26                              |      | ns   | V <sub>GS</sub> = -4 V, I <sub>SD</sub> = 55.8 A, V <sub>R</sub> = 400 V<br>dif/dt = 2500 A/μs, T <sub>J</sub> = 175 °C |         |
| Q <sub>rr</sub>       | Reverse Recovery Charge          | 432                             |      | nC   |                                                                                                                         |         |
| I <sub>rrm</sub>      | Peak Reverse Recovery Current    | 28                              |      | А    |                                                                                                                         |         |

# **Thermal Characteristics**

| Symbol          | Parameter                                   | Тур. | Unit | Test Conditions | Note    |
|-----------------|---------------------------------------------|------|------|-----------------|---------|
| $R_{\theta JC}$ | Thermal Resistance from Junction to Case    | 0.35 | °C/W |                 | Fig. 21 |
| $R_{\theta JA}$ | Thermal Resistance From Junction to Ambient | 40   | C/VV |                 | Fig. 21 |





Figure 1. Output Characteristics T<sub>J</sub> = -40 °C







Figure 3. Output Characteristics T<sub>J</sub> = 175 °C

Figure 4. Normalized On-Resistance vs. Temperature





Figure 5. On-Resistance vs. Drain Current For Various Temperatures

Figure 6. On-Resistance vs. Temperature For Various Gate Voltage





Figure 7. Transfer Characteristic for Various Junction Temperatures







Figure 9. Body Diode Characteristic at 25 °C

Figure 10. Body Diode Characteristic at 175 °C





Figure 11. Threshold Voltage vs. Temperature

Figure 12. Gate Charge Characteristics





Figure 13. 3rd Quadrant Characteristic at -40 °C

Figure 14. 3rd Quadrant Characteristic at 25 °C





Figure 15. 3rd Quadrant Characteristic at 175 °C

Figure 16. Output Capacitor Stored Energy





Figure 17. Capacitances vs. Drain-Source Voltage (0 - 200V)

Figure 18. Capacitances vs. Drain-Source Voltage (0 - 650V)







Figure 20. Maximum Power Dissipation Derating vs.

Case Temperature



Figure 21. Transient Thermal Impedance (Junction - Case)



Figure 22. Safe Operating Area



Figure 23. Clamped Inductive Switching Energy vs. Drain Current ( $V_{DD}$  = 400V)



Figure 24. Clamped Inductive Switching Energy vs.  $R_{G(ext)}$ 







Figure 26. Switching Times vs.  $R_{\rm G(ext)}$ 

### **Test Circuit Schematic**



Figure 27. Clamped Inductive Switching Waveform Test Circuit



Figure 28. Body Diode Recovery Test Circuit

# **Package Dimensions**

TO-247-4L



# **Package Dimensions**

TO-247-4L

#### NOTE;

- 1. ALL METAL SURFACES: TIN PLATED, EXCEPT AREA OF CUT.
- 2. DIMENSIONING & TOLERANCEING CONFIRM TO ASME Y14.5M-1994.
- 3. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- 4. 'N' IS THE NUMBER OF TERMINAL POSITIONS.
- 5. DIMENSION DO NOT INCLUDE BURR OR MOLD FLASH.

| 0)/14 | MILLIMETERS |      |  |  |  |  |
|-------|-------------|------|--|--|--|--|
| SYM   | MIN         | MAX  |  |  |  |  |
| Α     | 4.83        | 5.21 |  |  |  |  |
| A1    | 2.29        | 2.54 |  |  |  |  |
| A2    | 1.91        | 2.16 |  |  |  |  |
| b'    | 1.07        | 1.28 |  |  |  |  |
| b     | 1.07        | 1.33 |  |  |  |  |
| b1    | 2.39        | 2.94 |  |  |  |  |
| b2    | 2.39        | 2.84 |  |  |  |  |
| b3    | 1.07        | 1.60 |  |  |  |  |
| b4    | 1.07        | 1.50 |  |  |  |  |
| b5    | 2.39        | 2.69 |  |  |  |  |
| b6    | 2.39        | 2.64 |  |  |  |  |
| b7    | 1.30        | 1.70 |  |  |  |  |
| b8    | 1.80        | 2.20 |  |  |  |  |

| c' | 0.55       | 0.65  |  |  |  |
|----|------------|-------|--|--|--|
| С  | 0.55       | 0.68  |  |  |  |
| D  | 23.30      | 23.60 |  |  |  |
| D1 | 16.25      | 17.65 |  |  |  |
| D2 | 0.95       | 1.25  |  |  |  |
| E  | 15.75      | 16.13 |  |  |  |
| E1 | 13.10      | 14.15 |  |  |  |
| E2 | 3.68       | 5.10  |  |  |  |
| E3 | 1.00       | 1.90  |  |  |  |
| E4 | 12.38      | 13.43 |  |  |  |
| е  | 2.54 BSC   |       |  |  |  |
| e1 | 5.08 BSC   |       |  |  |  |
| N* | 4          |       |  |  |  |
| L  | 17.31      | 17.82 |  |  |  |
| L1 | 3.97       | 4.37  |  |  |  |
| L2 | 2.35       | 2.65  |  |  |  |
| øΡ | 3.51       | 3.65  |  |  |  |
| Q  | 5.49       | 6.00  |  |  |  |
| S  | 6.04 6.30  |       |  |  |  |
| Т  | 17.5° REF. |       |  |  |  |
| W  | 3.5 ° REF. |       |  |  |  |
| X  | 4° F       | REF.  |  |  |  |

# **Recommended Solder Pad Layout**



### **Notes**

This document and the information contained herein are subject to change without notice. Any such change shall be evidenced by the publication of an updated version of this document by Cree. No communication from any employee or agent of Cree or any third party shall effect an amendment or modification of this document. No responsibility is assumed by Cree for any infringement of patents or other rights of third parties which may result from use of the information contained herein. No license is granted by implication or otherwise under any patent or patent rights of Cree.

Not withstanding any application-specific information, guidance, assistance, or support that Cree may provide, the buyer of this product is solely responsible for determining the suitability of this product for the buyer's purposes, including without limitation for use in the applications identified in the next bullet point, and for the compliance of the buyers' products, including those that incorporate this product, with all applicable legal, regulatory, and safety-related requirements.

This product has not been designed or tested for use in, and is not intended for use in, applications in which failure of the product would reasonably be expected to cause death, personal injury, or property damage, including but not limited to equipment implanted into the human body, life-support machines, cardiac defibrillators, and similar emergency medical equipment, aircraft navigation, communication, and control systems, aircraft power and propulsion systems, air traffic control systems, and equipment used in the planning, construction, maintenance, or operation of nuclear facilities.

#### **RoHS Compliance**

The levels of RoHS restricted materials in this product are below the maximum concentration values (also referred to as the threshold limits) permitted for such substances, or are used in an exempted application, in accordance with EU Directive 2011/65/EC (RoHS2), as implemented January 2, 2013. RoHS Declarations for this product can be obtained from your Cree representative or from the Product Documentation sections of www.cree.com.

#### **REACh Compliance**

REACh substances of high concern (SVHCs) information is available for this product. Since the European Chemical Agency (ECHA) has published notice of their intent to frequently revise the SVHC listing for the foreseeable future, please contact your Cree representative to ensure you get the most up-to-date REACh SVHC Declaration. REACh banned substance information (REACh Article 67) is also available upon request.

For more information please contact: 4600 Silicon Drive Durham, NC 27703 USA Tel: +1.919.313.5300 www.wolfspeed.com/power